An Lsi Implementation Of A Bit-Parallel Cellular Multiplier Over Gf(24) Using Secure Charge-Sharing Symmetric Adiabatic Logic | ||
| Author Name | : Cancio Monteiro, Ph.D. | |
| Category | : Internasional Publication | |
| Published in | : Japan 2014 | |
| Publication File | : No File Uploaded | |
| Link | : http://ieeexplore.ieee.org/xpl/articleDetails.jsp?tp=&arnumber=6865263&queryText%3DAn+LSI+Implementa | |
ABSTRACT
This paper presents a measurement result of a bit-parallel multiplier over GF(24) using a secure dual-rail charge-sharing symmetric adiabatic logic. The output functionality and the supply current traces of the fabricated LSI chip are measured in order to analyze the correlation of the current-to-data dependency in respect to the given input signal transitions for resistance against power analysis attack. Furthermore, the verification of the output signals of the LSI chip is measured at dynamic power clock frequency from 0.5-5 MHz.